# Engs 31/CS 56 Final Project

## Alex Martinez and Daniel Kim

June 4th, 2018

# Abstract

Everyday advancements in technology propel the world into profound innovation, but they also create a veil of ignorance around the inner workings of our most simple appliances. In response, our project exposes the inner workings of a digital appliance we tend to overlook, a keyboard. We plan to explain the functionality of a polyphonic keyboard by analyzing the fundamentals of converting an electronic signal into a keynote, while also providing an option for sustainable sound.

# **Table of Contents**

| 1 Introduction                 | 3  |
|--------------------------------|----|
| 2 Design Solution              | 3  |
| 2.1 Specifications             | 3  |
| 2.2 Operating Instructions     | 4  |
| 2.3 Theory of Operation        | 4  |
| 2.4 Construction and Debugging | 7  |
| 3 Justification and Evaluation | 9  |
| 4 Conclusions                  | 9  |
| 5 Acknowledgements             | 10 |
| 6 References                   | 10 |
| 7 Appendices                   | 11 |
| 7.1 System Level Diagrams      | 11 |
| 7.2 Programmed Logic           | 14 |
| 7.3 Memory Map                 | 44 |
| 7.4 Waveform Graphs            | 45 |

## 1 Introduction

Our project aims to answer the question behind the enigma of sound. Specifically, how is sound produced, and how can we control it?

## 2 Design solution

## 2.1 Specifications

Our circuit provides switches corresponding to 8 keys on a keyboard (C4 to C5) as possible inputs. Once one switch is flicked, the switch produces a signal that corresponds to a constant number added to a counter. Each input has a respective counter that feeds this number into its own respective look up table (LUT), which matches the value of the constant with positions on a sine wave. The larger the value of the constant the quicker the sine wave completes its cycle resulting in a higher frequency. If multiple keys are pressed, the sine wave outputs of all lookup tables are fed through to the adder that adds up each of the amplitudes to create a chord like wave and then passes this signal to the normalizer to control the volume of the chord. This normalized wave is then passed to a digital to analog converter, which feeds it into an amplifier and finally to a speaker which produces the corresponding frequency.

## 2.2 Operating Instructions

#### **Materials:**

- 1. Basys 3 FPGA Trainer Board w/ cable
- 2. Digilent PmodDA2 Digital to Analog Converter
- 3. Digilent PmodAMP2 Amplifier
- 4. Adapter
- 5. Speaker

## **Assembly:**

First, connect the microUSB side of the FPGA cable to the FPGA programming port (PROG). Next, attach the amplifier to the adapter by connecting its pins to the AMP\_2 INT port on the adapter. Then, connect the adapter to the D/A converter by attaching J2 port side pins of the D/A converter to the AD\_INT port on the adapter. Then attach the remaining pins of the D/A converter (on its J1 port) to the top half of the JA port on the left-hand side of the FPGA board. Finally, attach the speaker cable to the J2 port on the amplifier. This completes the assembly of the digital keyboard.

#### **Procedure:**

To play the keyboard, flick any of the switches. The octave corresponds as so:

Low  $C \rightarrow W13$  (on switch panel)

 $D \rightarrow W14$  (on switch panel)

 $E \rightarrow V15$  (on switch panel)

 $F \rightarrow W15$  (on switch panel)

 $G \rightarrow W17$  (on switch panel)

 $A \rightarrow W16$  (on switch panel)

 $B \rightarrow V16$  (on switch panel)

High  $C \rightarrow V17$  (on switch panel)

## 2.3 Theory of Operation

## **Keyboard Multiplexer**

This multiplexer chooses which signal to send to the lookup table, based on which switch was flicked. When a user presses a key, it assigns a counter increment variable (m) a value that corresponds to that desired key's appropriate frequency through the equation  $F_{m} = mFs/N$ .

## **Frequency Counter**

The frequency counter receives the value of m from the keyboard multiplexer, then determines the address that will be sent to the lookup table. This address determines the frequency of the sine wave that is output from the lookup table, which corresponds to different pitches. If multiple keys are pressed then the counter sends the m value of each key pressed to different instantiations of the lookup table. If the sustain enable signal is high and a key was pressed the next state will continue to be key pressed even if the key is released.

#### Piano Shell

Our Shell file contained the architecture of our entire data path. It mapped each component to its next respective component, by setting the outputs of a previous component to the inputs of the next component. In this file we also contained 8 instantiations of our frequency counter and 8 instantiations of our lookup table (corresponding to our 8 keys).

## **Lookup Table**

The sine wave lookup table was generated through Vivado's IP Digital Synthesis core. We have chosen the size of the table to be 4096. It takes as input the address from the frequency counter, and outputs a digital sine wave. The input address determines the step size through which the sine wave is generated, thus determining the wave frequency.

## **Sine Wave Adder**

This component handles the possibility that multiple keys are pressed so then multiple waves have been produced through the instantiations of the LUT. The adder combines the amplitude of all wave forms to generate a chord like frequency.

## Volume

This component maps the number of waves accumulated in the Adder, to its corresponding multiplier value in a multiplier array. This value controls the volume of the outputting sound. The more waves accumulated, the lower the value is to level its volume.

## **Digital to Analog Converter**

The Digital to Analog Converter programs the pmod-da2 hardware of the board. It takes as input the digital signal created by the lookup table. It converts the digital sine wave to an analog sound output that is audible to the human ear.

## 2.4 Construction and Debugging

## Construction

We built the digital to analog converter first. We roughly followed the template from Lab 5, but applied the reverse to get it working the other way around.

We tested this using a similar test bench that we used to test lab 5, verifying the input and output operations.

We then built the sine lookup table using the Vivado IP cores following the Canvas instructions. This was pretty straightforward, and we used the testbench provided by Vivado for testing.

Then, we built the frequency counter to handle the multiple switch inputs. We handled the different inputs in a case statement and assigned their values to a counter increment variable which was counted then assigned to a lookup table input variable. This variable was fed into the lookup table to match to an appropriate sine wave. We tested this counter using a testbench we created in EDA playground. We had to hard code the take sample signals, which are naturally clocked in our Vivado program.

We then build the Adder and Volume Files. These were constructed after we achieved monophonic sound. These files were the contributions to creating polyphonic sound. We, tested them without a testbench because we already reached the point of creating sound, so we relied on the hardware at this stage in the process.

## **Debugging**

Initially our design consisted of only one lookup table that received a signal from the frequency counter to produce a single sine wave. We then realized that this method would not work for the option that multiple keys are pressed. Our key iterator added up the constant counter incrementers together and then passed this value to the lookup table which would not produce a corresponding chord, instead it would only produce a very high pitch sound because it just adds together the frequencies and not the amplitudes.

After consulting with our learning fellow, Robert Deangelo, he suggested that we create different instantiations of our lookup table to handle the case that multiple keys would be pressed. After creating different sine waves, the amplitudes of these waves would be added together then normalized to control its volume.

After we figured out the polyphonic aspect of the keyboard, we attempted to add a sustain pedal. Holding the sustain high would enable the speaker to continue to output a sound even if the corresponding keys were turned low. We initially had problems because our multiplexer was asynchronous, and hence could not hold the value of *m*. Professor

Luke pointed this out, so we changed our multiplexer to a synchronous design so that we could hold the value of m. This fixed the problem and we were able to add an extra functionality to the keyboard that we had not initially planned.

## 3 Justification and evaluation

Another attempt at our project could have been to not instantiate 8 different counters or lookup tables, but rather place a register after a single lookup table that accumulated all waves as they were outputted by the table. This design was our original intention and could have reduced repetition in our code.

This solution could have been cleaner but was harder to implement than our design. Our instantiations were easy to create and made our project easier to visualize.

## **4 Conclusions**

The goal of our project was to understand the process of how a signal could be generated into sound. Our original proposal intended to create single and multiple key sounds, and our final project achieved this and a sutain enable signal that withheld a sound even after a key was released. However, even though we achieved polyphonic sound we did not reach our objective of generating polyphonic sound that could take in any amount of keys. As stated in our residual warning analysis section, we had to hard code in a maximum amount of three keys for polyphonic sound.

Our advice to future groups trying to recreate this project would be to focus on creating single key sounds first before trying to implement polyphonic sound, but have an idea of how you would create polyphonic sound so you don't have to completely redesign your project.

## **5** Acknowledgments

We would like to thank David Picard, our professor Geoffrey Luke, and our Learning Fellow Robert Deangelo. David helped us with general debugging, and he also created the D/A to Amplifier adapter (Gain) we used in our keyboard. Professor Luke helped us conceptualize the datapath and improved our initial project proposal. Robert Deangelo helped us solve the problem to the polyphonic aspect to our design regarding multiple lookup tables.

Daniel Kim created the DtoA, Volume, Adder and Piano Shell files. Alex Martinez created the Frequency Counter file and the write up.

## **6 References**

The frequencies we decided to use for our keyboard were found off an online magazine called Nuts & Volts. The article was written by G.Y. Xu.

We also utilized the Digilent PmodDA2 Reference Manual for help with interfacing.

We have provided links to our references below:

http://www.nutsvolts.com/magazine/article/chip\_music\_composing\_simplified
https://reference.digilentinc.com/\_media/reference/pmod/pmodda2/pmodda2\_rm.pdf

# 7 Appendices

# 7.1 System Level Diagrams

## **Front Panel**



# **Functional Block Diagram**

Top Level



# Wave Generator Logic

#### Wave Generator Logic



# **Parts List**

| Part                           | Quantity | Part Number | Description                                   |
|--------------------------------|----------|-------------|-----------------------------------------------|
| Digital to Analog<br>Converter | 1        | DA2         | Digilent PmodDA2:<br>Two 12-bit A/D<br>Inputs |
| Basys3                         | 1        | Basys3      | Digilent Basys3<br>board                      |
| Speaker                        | 1        |             |                                               |
| Amplifier                      | 1        | Amp2        | Digilent PmodAmp2: Audio Amplifier            |
| Pmod Adapter (Gain)            | 1        |             | Thayer School Pmod Adapter                    |

# 7.2 Programmed Logic State Diagrams

# Frequency Generator



## Digital to Analog



## VHDL Code

## PIANO SHELL FILE

```
_____
-- Company: ENGS 31
-- Engineer: Daniel Kim, Alex Martinez
-- Create Date: 05/30/2018 09:10:47 PM
-- Design Name:
-- Module Name: piano shell - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.numeric std.ALL;
                                      -- needed for arithmetic
                                           -- needed for the
library UNISIM;
BUFG component
use UNISIM. Vcomponents. ALL;
entity Piano is
port ( mclk : in std_logic; -- FPGA board master
clock (100 MHz)
         key : in std logic vector(7 downto 0);
```

```
sustain en : in std logic;
        sound :
                  out std logic;
        spi sclk
                       out std logic;
                       out std logic);
        spi sync
                    :
end Piano;
ARCHITECTURE behavior of Piano is
-- Constants and Signals
-- Wires
                            std logic vector(7 downto 0);
signal wire to freqLC
signal wire to freqD
                            std logic vector(7 downto 0);
                        :
signal wire to freqE
                            std logic vector(7 downto 0);
                            std_logic vector(7 downto 0);
signal wire to freqF
signal wire to freqG
                            std logic vector(7 downto 0);
signal wire to freqA
                            std logic vector(7 downto 0);
signal wire to freqB
                            std logic vector(7 downto 0);
                            std logic vector(7 downto 0);
signal wire to freqHC
signal wire to lookupLC
                         :
                             std logic vector(15 downto 0);
signal wire to lookupD
                             std logic vector(15 downto 0);
signal wire to lookupE
                             std logic vector(15 downto 0);
signal wire to lookupF
                             std logic vector(15 downto 0);
                             std logic vector(15 downto 0);
signal wire to lookupG
signal wire to lookupA
                            std logic vector(15 downto 0);
signal wire to lookupB
                            std logic vector(15 downto 0);
                         :
                            std logic vector(15 downto 0);
signal wire to lookupHC
signal wire to adderLC
                            std logic vector(15 downto 0);
signal wire to adderD
                            std logic vector(15 downto 0);
signal wire to adderE
                            std logic vector(15 downto 0);
                            std logic vector(15 downto 0);
signal wire to adderF
signal wire to adderG
                            std logic vector(15 downto 0);
signal wire to adderA
                            std logic vector(15 downto 0);
                            std logic vector(15 downto 0);
signal wire to adderB
signal wire to adderHC
                         : std logic vector(15 downto 0);
signal wire to volume
                            std logic vector(15 downto 0);
                        :
signal wire to_pmod
                            std logic vector(15 downto 0);
```

```
signal num waves : unsigned(3 downto 0) := (others => '0');
signal s axis phase tvalid1 : std logic := '1';
signal m axis data tvalid1 : std logic := '1';
                            : std logic := '1';
signal s axis phase tvalid2
signal m axis data tvalid2
                           : std logic := '1';
signal s axis phase tvalid3
                               std logic := '1';
signal m axis data tvalid3
                            : std logic := '1';
signal s axis phase tvalid4
                               std logic := '1';
                            : std logic := '1';
signal m axis data tvalid4
signal s axis phase tvalid5
                               std logic := '1';
                            : std logic := '1';
signal m axis data tvalid5
signal s axis phase tvalid6
                            : std logic := '1';
signal m axis data tvalid6
                            : std logic := '1';
signal s axis phase tvalid7
                            : std logic := '1';
signal m axis data tvalid7
                            : std logic := '1';
signal s axis phase tvalid8 :
                                std logic := '1';
signal m axis data tvalid8
                            : std logic := '1';
-- Signals for serial clock divider (100 MHz --> 10 MHz)
constant SCLK DIVIDER VALUE : integer := 5;
constant COUNT LEN : integer := 50;
signal sclkdiv: unsigned(count LEN-1 downto 0) := (others =>
'0'); -- clock divider counter
signal sclk unbuf: std logic := '0'; --unbuffered serial
clock
signal sclk: std logic := '0';
                                      --internal serial clock
-- Signals for sampling clock
signal take sample : std logic := '0';
signal count : unsigned(16 downto 0) := (others => '0');
-- Component Declarations
COMPONENT FrequencyCounter
PORT (
         clk
                            in std logic;
                                  std logic vector(7 downto 0);
         key
                       : in std logic;
         sustain en
         take sample : in std logic;
```

```
lut input : out std logic_vector(15 downto
0));
END COMPONENT;
COMPONENT dds compiler 0
 PORT (
   aclk : IN STD LOGIC;
   s axis phase tvalid : IN STD LOGIC;
   s axis phase tdata : IN STD LOGIC VECTOR(15 DOWNTO 0);
   m axis data tvalid : OUT STD_LOGIC;
   m axis data tdata: OUT STD LOGIC VECTOR(15 DOWNTO 0)
 );
END COMPONENT;
COMPONENT Adder
PORT (
       clk : in std logic;
         waveLC
                 : in std logic vector(15 downto 0);
         waveD : in std logic vector(15 downto 0);
         waveE
                      in std logic vector(15 downto 0);
                      in std logic vector(15 downto 0);
         waveF :
                 in std logic vector(15 downto 0);
       waveG :
       waveA : in std logic vector(15 downto 0);
                 in std logic vector(15 downto 0);
       waveHC : in std logic vector(15 downto 0);
       wave sum: out std logic vector(15 downto 0)
         );
END COMPONENT;
COMPONENT Volume
 PORT (
   clk
        : in std_logic;
   wave in : in std logic vector(15 downto 0);
   num waves : in std logic vector(3 downto 0);
   wave_out : out std_logic vector(15 downto 0)
 );
END COMPONENT;
COMPONENT DtoA
PORT ( sclk
              : in std logic;
```

```
take sample : in std logic;
        data in
                              in std logic vector(15 downto
                          :
0);
        spi_sclk : out std_logic;
spi_sync : out std_logic;
        spi DinA : out std logic);
END COMPONENT;
begin
-- Processes
-- Clock buffer for sclk
Slow clock buffer: BUFG
    port map ( I => sclk unbuf,
                 0 \Rightarrow sclk);
-- Divide the 100 MHz clock down to 20 Mhz, then toggling flip
flop gives final 10 MHz system clock
Serial clock divider: process (mclk)
begin
    if rising edge(mclk) then
        if sclkdiv = SCLK DIVIDER_VALUE-1 then
             sclkdiv <= (others => '0');
             sclk unbuf <= NOT(sclk unbuf);</pre>
        else
             sclkdiv <= sclkdiv + 1;</pre>
        end if;
    end if;
end process Serial clock divider;
-- Further divide clock down to 44.1 kHz take_sample ticks
Sampling counter: process(sclk)
begin
    if rising edge(sclk) then
        take sample <= '0';</pre>
        count <= count + 1;</pre>
        if (count = 227) then
            count <= (others => '0');
            take sample <= '1';</pre>
```

```
end if;
    end if;
end process;
--muxr for keypress
key select: process(key)
begin
    if key(0) = '1' then
        wire to freqLC <= "00000001";
    else wire to freqLC <= "00000000";
    end if;
    if key(1) = '1' then
        wire to freqD <= "00000010";
    else wire to freqD <= "00000000";
    end if;
    if key(2) = '1' then
        wire to freqE <= "00000100";
    else wire to freqE <= "00000000";
    end if;
    if key(3) = '1' then
        wire to freqF <= "00001000";
    else wire to freqF <= "00000000";
    end if;
    if key(4) = '1' then
        wire to freqG <= "00010000";
    else wire to freqG <= "00000000";
    end if;
    if key(5) = '1' then
        wire to freqA <= "00100000";
    else wire to freqA <= "00000000";
    end if;
    if key(6) = '1' then
        wire to freqB <= "01000000";
    else wire to freqB <= "00000000";
    end if;
    if key(7) = '1' then
        wire to freqHC <= "10000000";
    else wire_to_freqHC <= "00000000";</pre>
    end if;
```

```
end process;
num keys: process(sclk)
begin
    if rising edge(sclk) then
        num waves <= (others => '0');
        for i in 0 to 7 loop
            if key(i) = '1' then
                num waves <= num waves + 1;</pre>
            end if;
        end loop;
    end if;
end process;
-- Counter Instantiations
freq counterLC: FrequencyCounter port map(
    clk => sclk,
    key => wire to freqLC,
    sustain en => sustain en,
    take sample => take sample,
    lut input => wire to lookupLC
    );
freq counterD: FrequencyCounter port map(
    clk => sclk,
    key => wire to freqD,
    sustain en => sustain en,
    take sample => take sample,
    lut input => wire to lookupD
    );
freq counterE: FrequencyCounter port map(
    clk => sclk,
    key => wire to freqE,
    sustain en => sustain en,
    take sample => take sample,
    lut input => wire to lookupE
    );
```

```
freq counterF: FrequencyCounter port map(
        clk => sclk,
        key => wire to freqF,
        sustain en => sustain en,
        take sample => take sample,
        lut input => wire to lookupF
        );
freq counterG: FrequencyCounter port map(
            clk => sclk,
            key => wire to freqG,
            sustain en => sustain en,
            take sample => take sample,
            lut input => wire to lookupG
            );
freq counterA: FrequencyCounter port map(
   clk => sclk,
   key => wire to freqA,
    sustain en => sustain en,
   take sample => take sample,
    lut input => wire to lookupA
    );
freq counterB: FrequencyCounter port map(
   clk => sclk,
    key => wire to freqB,
    sustain en => sustain en,
    take sample => take sample,
    lut input => wire to lookupB
    );
freq counterHC: FrequencyCounter port map(
        clk => sclk,
        key => wire to freqHC,
        sustain en => sustain en,
        take sample => take sample,
        lut input => wire to lookupHC
        );
```

```
--LUT instantiations
lookup tableLC: dds compiler 0 port map(
    aclk => sclk,
    s axis phase tvalid => s axis phase tvalid1,
    s axis phase tdata => wire to lookupLC,
   m axis data tvalid => m axis data tvalid1,
   m axis data tdata => wire to adderLC);
lookup tableD: dds compiler 0 port map(
        aclk => sclk,
        s axis phase tvalid => s axis phase tvalid2,
        s axis phase tdata => wire to lookupD,
        m axis data tvalid => m axis data tvalid2,
        m axis data tdata => wire to adderD);
lookup tableE: dds compiler 0 port map(
    aclk => sclk,
    s axis phase tvalid => s axis phase tvalid3,
    s axis phase tdata => wire to lookupE,
   m axis data tvalid => m axis data tvalid3,
   m axis data tdata => wire to adderE);
lookup tableF: dds compiler 0 port map(
        aclk => sclk,
        s axis phase tvalid => s axis phase tvalid4,
        s axis phase tdata => wire to lookupF,
        m axis data tvalid => m axis data tvalid4,
        m axis data tdata => wire to adderF);
lookup tableG: dds compiler 0 port map(
    aclk => sclk,
    s axis phase tvalid => s axis phase tvalid5,
    s axis phase tdata => wire to lookupG,
   m axis data tvalid => m axis data tvalid5,
   m axis data tdata => wire to adderG);
lookup tableA: dds compiler 0 port map(
   aclk => sclk,
```

```
s axis phase tvalid => s axis phase tvalid6,
    s axis phase tdata => wire to lookupA,
   m axis data tvalid => m axis data tvalid6,
   m axis data tdata => wire to adderA);
lookup tableB: dds compiler 0 port map(
   aclk => sclk,
    s axis phase tvalid => s axis phase tvalid7,
    s axis phase tdata => wire to lookupB,
   m axis data tvalid => m axis data tvalid7,
    m axis data tdata => wire to adderB);
lookup tableHC: dds compiler 0 port map(
    aclk => sclk,
    s axis phase tvalid => s axis phase tvalid8,
    s axis phase tdata => wire to lookupHC,
   m axis data tvalid => m axis data tvalid8,
   m axis data tdata => wire to adderHC);
add: Adder port map(
   clk => sclk,
   waveLC => wire to adderLC,
   waveD => wire to adderD,
   waveE => wire to adderE,
   waveF => wire to adderF,
   waveG => wire to adderG,
   waveA => wire to adderA,
   waveB => wire to adderB,
   waveHC => wire to adderHC,
    wave sum => wire to volume);
vol: Volume port map(
   clk => sclk,
   num waves => "0011",
   wave in => wire to volume,
   wave out => wire to pmod);
digital to analog: DtoA port map(
    sclk => sclk,
```

```
take sample => take sample,
   data in => wire to pmod,
   spi sclk => spi sclk,
   spi sync => spi sync,
   spi DinA => sound);
end behavior;
FREQUENCY COUNTER FILE
_____
_____
-- Company: ENGS 31
-- Engineer: Daniel Kim, Alex Martinez
-- Create Date: 05/30/2018 09:03:00 PM
-- Design Name:
-- Module Name: frequency counter - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
______
library IEEE;
use IEEE.std logic 1164.all;
use ieee.numeric std.all;
ENTITY FrequencyCounter is
```

: in std logic;

PORT ( clk

```
: in std_logic_vector(7 downto 0);
         key
         sustain_en : in std_logic;
take_sample : in std_logic;
         lut input : out std logic vector(15 downto 0));
end FrequencyCounter;
ARCHITECTURE behavior of FrequencyCounter is
--Constants
              : integer := 4096; --2^12
constant N
constant Fs : integer := 44100; --44.1 kHz
--Signals
signal count : unsigned(15 downto 0):= (others =>
'0');
signal count_int : integer := 0;
                  : integer := 0;
signal m
signal count en : std logic:= '0';
type state type is (idle, key pressed);
signal current state, next state : state type := idle;
BEGIN
-- Multiplexer for switch pressed
MUXR: process(clk)
begin
    if rising edge(clk) then
       case Key is
       --LowC: 262 Hz
       when "00000001" =>
         m \le 262 * N / Fs;
       --D: 294 Hz
       when "00000010" =>
         m \le 294 * N / Fs;
       --E: 330 Hz
       when "00000100" =>
        m \le 330 * N / Fs;
       --F: 350 Hz
       when "00001000" =>
```

```
m \le 350 * N / Fs;
        --G: 392 Hz
        when "00010000" =>
          m \le 392 * N / Fs;
        --A: 440 Hz
        when "00100000" =>
          m \le 440 * N / Fs;
        --B: 494 Hz
        when "01000000" =>
          m \le 494 * N / Fs;
        --HighC: 523 Hz
        when "10000000" =>
          m \le 523 * N / Fs;
        when others =>
             if sustain en = '1' then
                 m \ll m;
            else m \ll 0;
            end if;
        end case;
    end if;
end process;
-- State update
current to next: process(clk)
begin
     if rising edge(clk) then
     current state <= next state;</pre>
    end if;
end process;
-- FSM Controller
state controller: process (current state, key, sustain en)
begin
     count en <= '0';
     next state <= current state;</pre>
     case current state is
    when idle =>
        if (key /= "00000000") then
            next_state <= key_pressed;</pre>
```

```
end if;
    when key pressed =>
     count en <= '1';
     if sustain en = '1' then
        next state <= key pressed;</pre>
     elsif (key = "00000000") then
         next state <= idle;</pre>
        end if;
    end case;
end process;
-- Counter that generates address values
counter: process(clk)
begin
     if rising edge(clk) then
        if take sample = '1' then
            if count en = '1' then
           count int <= count int + m;</pre>
            if (count int \geq N) then
                count int <= 0;</pre>
           end if;
         else
            count int <= 0;</pre>
             end if;
          end if;
    end if;
end process;
count <= to unsigned(count int, 16);</pre>
LUT_Input <= std_logic_vector(count);</pre>
end behavior;
ADDER FILE
_____
______
-- Company: ENGS 31
-- Engineer: Daniel Kim, Alex Martinez
```

```
-- Create Date: 05/31/2018 10:50:23 PM
-- Design Name:
-- Module Name: Adder - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.std logic 1164.all;
use ieee.numeric std.all;
ENTITY Adder is
PORT (
       clk : in std logic;
         waveLC
                  : in std logic vector(15 downto 0);
         waveD
                      in std logic vector(15 downto 0);
                       in std logic vector(15 downto 0);
         waveE
                  :
         waveF
                       in std logic vector(15 downto 0);
                  :
                  in std logic vector(15 downto 0);
       waveG :
                  in std logic vector(15 downto 0);
                  in std logic vector(15 downto 0);
       waveHC : in std logic vector(15 downto 0);
                  out std logic vector(15 downto 0)
       wave sum:
         );
end Adder;
ARCHITECTURE behavior of Adder is
```

```
-- Signal
signal wave unsignedLC : unsigned(15 downto 0) := (others =>
'0');
signal wave unsignedD
                         : unsigned(15 downto 0) := (others =>
'0');
                         : unsigned(15 downto 0) := (others =>
signal wave unsignedE
'0');
                          : unsigned(15 downto 0) := (others =>
signal wave unsignedF
'0');
                          : unsigned(15 downto 0) := (others =>
signal wave unsignedG
'0');
                          : unsigned(15 downto 0) := (others =>
signal wave unsignedA
'0');
signal wave unsignedB : unsigned(15 downto 0) := (others =>
'(')';
signal wave unsignedHC : unsigned(15 downto 0) := (others =>
'0');
signal wave sum unsigned : unsigned(15 downto 0) := (others =>
'0');
BEGIN
add: process(clk)
begin
     if rising edge(clk) then
        wave sum unsigned <= wave unsignedLC + wave unsignedD +</pre>
wave unsignedE + wave unsignedF + wave unsignedG +
wave unsignedA + wave unsignedB + wave unsignedHC;
     end if;
end process;
-- Inputs
wave unsignedLC <= unsigned(waveLC);</pre>
wave unsignedD <= unsigned(waveD);</pre>
wave unsignedE <= unsigned(waveE);</pre>
wave unsignedF <= unsigned(waveF);</pre>
wave unsignedG <= unsigned(waveG);</pre>
wave unsignedA <= unsigned(waveA);</pre>
wave unsignedB <= unsigned(waveB);</pre>
```

```
wave unsignedHC <= unsigned(waveHC);</pre>
-- Outputs
wave sum <= std logic vector(wave sum unsigned);</pre>
END behavior;
VOLUME FILE
______
-- Company: ENGS 31
-- Engineer: Daniel Kim, Alex Martinez
-- Create Date: 05/31/2018 10:50:23 PM
-- Design Name:
-- Module Name: Volume - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
______
library IEEE;
use IEEE.std logic 1164.all;
use ieee.numeric_std.all;
ENTITY Volume is
PORT (
        clk : in std_logic;
         wave_in : in std_logic_vector(15 downto 0);
```

```
num waves : in std logic vector(3 downto 0);
        wave out: out std logic vector(15 downto 0)
          );
end Volume;
ARCHITECTURE behavior of Volume is
-- Signal
signal wave in unsigned : unsigned(15 downto 0) := (others =>
signal wave out unsigned : unsigned(27 downto 0) := (others =>
'0');
type multiplier is array (7 downto 0) of unsigned (11 downto 0);
constant mult array : multiplier := (to unsigned(4095, 12),
                                     to unsigned (2896, 12),
                                     to unsigned (2365, 12),
                                     to unsigned (2048, 12),
                                     to unsigned (1832, 12),
                                     to unsigned (1672, 12),
                                     to unsigned (1548, 12),
                                     to unsigned (1448, 12)
                                     );
BEGIN
volume: process(num waves, wave in)
begin
     if num waves = "0000" then
        wave out unsigned <= (others => '0');
     else
        wave out unsigned <= unsigned(wave in) *</pre>
mult_array(to_integer(unsigned(num waves)-1));
    end if;
end process;
-- Outputs
wave out <= std logic vector(wave out unsigned(27 downto 12));</pre>
```

#### DIGITAL TO ANALOG FILE

```
______
-- Company: ENGS 31
-- Engineer: Daniel Kim, Alex Martinez
-- Create Date: 05/30/2018 09:00:19 PM
-- Design Name:
-- Module Name: pmod_da2 - Behavioral
-- Project Name: Piano
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
_____
library IEEE;
use IEEE.std logic 1164.all;
use ieee.numeric std.all;
ENTITY DtoA is
              : in std_logic;
PORT ( sclk
         take_sample : in std_logic;
                      : in std_logic_vector(15 downto
       data in
0);
       spi_sclk : out std_logic;
```

```
spi_sync : out std_logic;
        spi_DinA : out std_logic);
end DtoA;
ARCHITECTURE behavior of DtoA is
--Constant buffer
--constant buff : std logic vector(3 downto 0) := "0000";
--Signals
                        : unsigned(3 downto 0) := "0000";
signal count
signal count done : std logic := '0';
signal shift en
                              : std logic := '0';
                        : std logic := '0';
signal load en
signal data register : std logic vector(15 downto 0) :=
(others=>'0');
type statetype is (idle, shift, load);
signal current state, next state: statetype := idle;
BEGIN
--State Update
stateUpdate: process(sclk)
begin
     if rising edge(sclk) then
     current state<=next state;</pre>
    end if;
end process stateUpdate;
-- Combinational Logic for next state
controllerFSM: process(current state, count done, take sample)
begin
     shift en <= '0';
    load en <= '0';</pre>
    spi sync <= '1';</pre>
    next state <= current state;</pre>
    case current state is
    when idle =>
```

```
if (take sample = '1') then
                 next state <= shift;</pre>
             end if;
         when shift =>
           shift en <= '1';
             spi sync <= '0';
             if (count_done = '1') then
                 next state <= load;</pre>
             end if;
         when load =>
           load en <= '1';</pre>
             next state <= idle;</pre>
         when others =>
           next state <= idle;</pre>
    end case;
end process controllerFSM;
-- Counter
counter: process(sclk)
begin
     if rising edge(sclk) then
      count done <= '0';</pre>
          if (load en = '1') then
           count <= "0000";
             data register <= data in;</pre>
          elsif (shift en = '1') then
           if count = "1110" then
                  count done <= '1';</pre>
             end if;
             count <= count + 1;</pre>
             data register <= data register(14 downto 0) &</pre>
data register (15);
          end if;
     end if;
end process counter;
spi DinA <= data register(15);</pre>
spi sclk <= sclk;</pre>
```

end behavior;

## **Testbench Code**

## FREQUENCY COUNTER TESTBENCH

```
-- Engineer: Daniel Kim, Alex Martinez
                  Engs 31 16X
-- Course:
-- Create Date: 07/22/2016
-- Design Name:
-- Module Name:
                  pmod ad1 tb.vhd
-- Project Name:
                  Lab5
-- Target Device:
-- Tool versions:
-- Description: VHDL Test Bench for module: pmod ad1
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
LIBRARY ieee;
USE ieee.std logic 1164.ALL;
USE ieee.numeric std.all;
use IEEE.MATH REAL.ALL;
ENTITY FrequencyCounter tb IS
END FrequencyCounter tb;
ARCHITECTURE behavior OF FrequencyCounter tb IS
```

```
component FrequencyCounter
port (-- interface to top level
       clk
                              in std logic;
       take sample : in std logic;
                         : in std logic vector(7 downto 0);
         key
          lut input : out std logic vector(15 downto 0));
end component;
   --Inputs
   signal clk : std logic := '0';
   signal take sample : std logic := '0';
    signal key: std logic vector(7 downto 0) := "00000000";
   signal lut input : std logic vector(15 downto 0) :=
"00000000000000000";
     constant clk period : time := 1 ns;
BEGIN
     -- Instantiate the Unit Under Test (UUT)
uut: FrequencyCounter port map(
       clk => clk
       take sample => take sample,
       key => key,
        lut input => lut input
       );
   -- Clock process definitions
   clk process: process
  begin
         clk <= '0';
         wait for clk period;
         clk <= '1';
         wait for clk period;
   end process;
process
```

```
begin
     wait for clk period*5;
    take sample <= '1';</pre>
    Key <= "0000001";</pre>
    wait for clk period*15;
    take sample <= '0';</pre>
    wait for clk period*15;
    Key <= "0000000";</pre>
    wait for clk period*10;
    take sample <= '1';</pre>
    Key <= "00000010";</pre>
    wait for clk period*15;
    take sample <= '0';</pre>
    wait for clk period*15;
    Key <= "00000000";</pre>
    wait for clk period*10;
    take sample <= '1';</pre>
    Key <= "00000100";</pre>
    wait for clk period*15;
    take_sample <= '0';</pre>
    wait for clk period*15;
    Key <= "00000000";</pre>
    wait;
end process;
END;
```

## DIGITAL TO ANALOG TESTBENCH

-- Engineer: Eric Hansen

```
-- Course:
                       Engs 31 16X
-- Create Date: 07/22/2016
-- Design Name:
-- Module Name:
                  pmod ad1 tb.vhd
                  Lab5
-- Project Name:
-- Target Device:
-- Tool versions:
-- Description: VHDL Test Bench for module: pmod ad1
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
LIBRARY ieee;
USE ieee.std logic 1164.ALL;
USE ieee.numeric std.all;
use IEEE.MATH REAL.ALL;
ENTITY DtoA tb IS
END DtoA tb;
ARCHITECTURE behavior OF DtoA tb IS
component DtoA
PORT ( sclk : in std logic;
         take_sample : in std_logic;
       data in
                      : in std logic vector(15 downto
0);
       spi_sclk : out std_logic;
spi_sync : out std_logic;
       spi_DinA : out std_logic);
end component;
  --Inputs
```

```
signal sclk : std logic := '0';
    signal take sample : std logic := '0';
    signal data in : std logic vector(15 downto 0) := (others =>
'0');
    --Outputs
    signal spi sclk : std logic := '0';
    signal spi sync : std logic := '1';
    signal spi DinA : std logic := '0';
    -- Clock period definitions
                                          -- 1 MHz
    constant sclk period : time := 1 us;
serial clock
    constant sampling count tc : integer := 25; -- to achieve
a 40 kHz sampling rate, for testing
     -- Data definitions
     constant TxData : std logic vector(15 downto 0) :=
"0111000001101001";
     signal bit count : integer := 15;
     -- Internal definitions
     signal sampling count : integer := 0;
BEGIN
     -- Instantiate the Unit Under Test (UUT)
uut: DtoA port map(
        sclk => sclk,
        take sample => take sample,
        data in => data in,
        -- SPI bus interface to Pmod AD1
        spi sclk => spi sclk,
        spi sync => spi sync,
        spi DinA => spi DinA );
   -- Clock process definitions
   clk process: process
```

```
begin
          sclk <= '0';
          wait for sclk period/2;
          sclk <= '1';
          wait for sclk period/2;
   end process;
   -- Stimulus process: testbench pretends to the top level
   stim proc 1: process(sclk)
   begin
    if rising edge(sclk) then
        if sampling count < sampling count tc-1 then
            sampling count <= sampling count + 1;</pre>
            take sample <= '0';</pre>
        else
            sampling count <= 0;</pre>
            take sample <= '1'; -- push take_sample to</pre>
interface to initiate a conversion
            data in <= TxData;</pre>
        end if;
    end if;
   end process stim proc 1;
   -- Stimulus process: testbench pretends to be the D/A
converter
   stim proc 2: process(spi sclk)
   begin
    if falling edge(spi sclk) then
        if spi sync = '0' then
                if bit count = 0 then bit count <= 15;
                else bit count <= bit_count - 1;</pre>
                end if;
          end if;
    end if;
   end process stim proc 2;
END;
```

## **Resource Utilization**

| Site Type                    | Used | Available | %Utilized |
|------------------------------|------|-----------|-----------|
| Slice LUTs                   | 293  | 20800     | 1.41      |
| LUT as Logic                 | 293  | 20800     | 1.41      |
| LUT as Memory                | 0    | 9600      | 0.00      |
| Slice Registers              | 346  | 41600     | 0.83      |
| Registers as Flip Flop       | 346  | 41600     | 0.83      |
| Registers as Latch           | 0    | 41600     | 0.00      |
| DSP48E1                      | 1    | 90        | 1.11      |
| Bonded IOB                   | 13   | 106       | 12.26     |
| BUFGCTRL                     | 2    | 32        | 6.25      |
| Block<br>RAMB36/FIFO         | 0    | 50        | 0.00      |
| Total Gate Count for Design  | 918  |           |           |
| Black Box:<br>dds_compiler_0 | 8    |           |           |

# **Critical timing path**

Source: sclkdiv\_reg[11]/C (serial\_clock\_divider in piano\_shell.vhd)

Destination: sclkdiv\_reg[45]/R (serial\_clock\_divider in piano\_shell.vhd)

Maximum Clock Speed: 206.7 MHz Minimum Clock Period: 4.838 ns

# **Analysis of Residual Warnings**

## Warning:

[Synth 8-3331] design Volume has unconnected port clk

## Analysis:

This warning comes from our Volume file having an input clk in the port, which is not being used. There are no synchronous processes in this file so the warning was not critical as it did not interfere with the functionality of the component.

## Warning:

[Vivado\_Tcl 4-252] No drc\_checks matched for command 'get\_drc\_checks LUTP-1' ["O:/engs31/Piano\_Poly/Piano\_Poly.srcs/constrs\_1/new/piano.xdc":304]

## Analysis:

This warning comes from a line in our piano.xdc file "set\_property SEVERITY {Warning} [get\_drc\_checks LUTP-1]". This line is meant to say "LUTLP-1" instead of "LUTP-1". This is what resulted in our lack of Design Rule Checks for LUTP-1. Setting this line for LUTLP-1 was our attempt to disable critical warnings for our combinatorial loop in the piano\_shell.vhd file. The loop was intended to iterate through each key and add their generated sine waves for the polyphonic aspect in our project. This warning ended up being benign because we just harded coded in that the maximum waves we would add up would be 3, because we would get a synthesis error for the loop.

## Warning:

[Synth 8-6014] Unused sequential element num\_waves\_reg was removed. ["O:/engs31/Piano\_Poly/Piano\_Poly.srcs/sources\_1/new/piano\_shell.vhd":225] Analysis:

This warning relates to the previous one. The variable for our accumulation of every keys' waves is num\_waves. The program added a "\_reg" to the end of the variable because of the synchronous process of the loop. Again, because we never used this process so we received this warning message. However, the warning was not critical because it did not interfere with any of our processes as we never used it.

## Warning:

[Synth 8-3332] Sequential element (freq\_counterLC/count\_int\_reg[1]) is unused and will be removed from module Piano.

## Analysis:

count\_int is an integer variable we used to add the constant counter incrementer to when a key was pressed. We encountered this warning and others alike it referencing count\_int\_reg[0], count\_int\_reg[2], count\_int\_reg[3], count\_int\_reg[4]. This warning comes from our count\_int being passed to our LUT input that takes a 16 bit number and indexes to our lookup table. If the

count\_int has bit values that are not significant when turned into an unsigned, they are unused and thus removed from the module Piano, which holds all the instantiations of our frequency counters that contained this warning.

## 7.3 Memory Map

We utilized a Xilinx® LogiCORE™ IP Direct Digital Synthesizer (DDS) Compiler to store values of our sine waves, acting as our ROM lookup table (LUT). Once our constant counter increment values, m, were selected for the corresponding key by our key multiplexer in our FrequencyCounter.vhd file, we outputted a LUT\_input variable which was passed this value. Each clock cycle, the LUT\_input variable was indexed into the LUT to find the corresponding point on a sine wave and then incremented by m so that on the next clock cycle it would find the next point on the sine wave, eventually extending to all the values on the sine wave, 4096 (2<sup>12</sup> possible points on the sine wave correlating to the fineness of the graph). The output of the LUT was passed to our wire\_to\_adderX variable (where X is the key being selected) which was then fed to our adder to account for the possibility that multiple keys were pressed. Because there are 8 keys there are 8 instantiations of this LUT, meaning we have 8 blocks of memory with the same values in each one.

## 7.4 Waveform graphs



## **Legend (signals top to bottom):**

mclk → FPGA board master clock

 $\text{key}[7:0] \rightarrow \text{std logic vector of keys being pressed}$ 

sound  $\rightarrow$  output of DtoA converter (feeds into amplifier)

spi\_sclk → spi bus clock in DtoA file spi\_sync → spi bus synchronization signal sustain\_en → sustain enable signal wave\_sum[15:0] → output of Adder file (sum of waves)